

## GaN MOSFET with a gate SiO<sub>2</sub> insulator deposited by silane-based plasma-enhanced chemical vapor deposition

Jin-Ping Ao<sup>1,\*</sup>, Katsutoshi Nakatani<sup>1</sup>, Yuji Sogawa<sup>1</sup>, Shiro Akamatsu<sup>1</sup>, Young Hyun Kim<sup>1</sup>, Takahiro Miyashita<sup>2</sup>, Shin-ichi Motoyama<sup>2</sup>, and Yasuo Ohno<sup>1</sup>

Received 15 June 2010, revised 8 October 2010, accepted 14 October 2010 Published online 17 January 2011

Keywords gallium nitride, AlGaN/GaN HFET, enhancement-mode, normally-off, MOSFET, PECVD

GaN metal-oxide-semiconductor field-effect transistors (MOSFETs) with a silane-based SiO<sub>2</sub> insulator deposited by plasma-enhanced chemical vapor deposition (PECVD) were demonstrated using an AlGaN/GaN heterostructure field-effect transistor (HFET) structure as the source and drain regions. Operation up to a gate voltage of 15 V was realized at an ignorable gate leakage current. To investigate the effects of annealing on the de-

vice performance, the samples were thermally treated at 850 or 1000 °C for 10 minutes in oxygen or nitrogen ambient. We found that the electron mobility and the interface state density were improved by a thermal treatment at 1000 °C in nitrogen ambient. A maximum field-effect mobility of approximately 137 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at an interface state density of 2.21×10<sup>11</sup> cm<sup>-2</sup> eV<sup>-1</sup> was obtained.

© 2010 WILEY-VCH Verlag GmbH & Co. KGaA, Weinheim

1 Introduction Normally, the operation mode of Al-GaN/GaN heterostructure field - effect transistors (HFETs) is depletion-mode (D-mode), because the conduction channel exists after the epitaxial growth due to the spontaneous and piezoelectric polarization charge effects in the AlGaN/GaN heterostructure [1]. However, for the application in the field of power electronics, devices with enhancement-mode (E-mode) are the key elements for realizing safe operation and reducing power consumption owing to the normally-off operation. E-mode devices are also attractive for developing single-power systems and realizing low-power direct-coupled logic by the combined use of E-and D-mode devices [2].

To achieve E-mode operation in the AlGaN/GaN HFET systems, fluorine implantation, gate recess etching and gate cap layer were introduced to deplete the existing electron channel [3-5]. However, among the most technologies mentioned above, a serious problem is that the gate leakage current will increase under positive bias. This is another important point for E-mode operation is the suppression of gate leakage current even during positive gate bias. Considering this, we have another choice by developing metal - oxide - semiconductor (MOSFET) structures like those on silicon.

To achieve E-mode MOSFETs on GaN, a high-quality channel with high carrier mobility and few interface states, and a method to realize source and drain contact are the critical technologies. GaN MOSFETs with insulators of MgO, SiO<sub>2</sub>, HfO<sub>2</sub>, SiN and Al<sub>2</sub>O<sub>3</sub> have been reported to show Emode operation [6-11]. However, the channel carrier mobility is still low. We have reported the performance and characteristics of a GaN MOSFET with tetraethylorthosilicate (TEOS) SiO<sub>2</sub> as the gate insulator [12]. Device operation up to a gate voltage of 10 V was realized at a low gate leakage current. Unfortunately, the maximum field-effect mobility is only approximately 45 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at an interface state density of  $1.02 \times 10^{13}$  cm<sup>-2</sup> eV<sup>-1</sup>. In this paper, we will report the performance and characteristics of a GaN MOSFET with a gate oxide deposited by silanebased plasma-enhanced chemical vapor deposition (PECVD) and an AlGaN/GaN heterostructure as the source and drain structure. We found that the performance on mobility and interface density has been improved by thermal treatment at high temperature.

**2 Device fabrication** The GaN MOSFET was developed on an AlGaN/GaN HFET structure grown on a sapphire (0001) substrate, including a buffer layer, a 3  $\mu$ m

<sup>&</sup>lt;sup>1</sup> Institute of Science and Technology, The University of Tokushima, 2-1 Minami-Josanjim, 770-8506 Tokushima, Japan

<sup>&</sup>lt;sup>2</sup> Research and Development Department, SAMCO Inc., 7-25-3 Nishi-Gotanda Shinagawa-ku, 141-0031 Tokyo, Japan

<sup>\*</sup> Corresponding author: e-mail jpao@ee.tokushima-u.ac.jp, Phone: +81 88 656 7442, Fax: +81 88 656 7442



i-GaN layer, and a 24 nm u-AlGaN layer with Al composition ratio of 25 %. The sheet resistance of the wafer is about 490  $\Omega/\Box$ . In the MOSFET structure, the two-dimensional gas (2DEG) layer was used as the ohmic contact layer for drain and source electrodes, and the semi-insulating buffer layer was used as the channel layer by removing the AlGaN layer, as shown in Fig. 1.



Figure 1 Device structure of the GaN MOSFET.

The device fabrication process was started from device isolation by inductively coupled plasma etching for an approximate 100 nm depth with SiCl<sub>4</sub> and Cl<sub>2</sub> gases. The AlGaN layer in the channel region was also recessed with the same system using a very slow etching rate to avoid etching damage. The etching depth was 40 nm with an etching rate of 1.2 nm/min. After these dry etching processes, the samples were cleaned using chemicals such as acetone and methanol, followed by a wet treatment with HNO<sub>3</sub>:BHF = 1:1 solution. Next, a SiO<sub>2</sub> insulator with thickness of around 100 nm was deposited using SAMCO PD-220LC system. Three kinds of the samples were then thermally treated at 850 or 1000 °C for 10 min in N<sub>2</sub> or O<sub>2</sub> ambient. After the gate insulator patterning, ohmic contact was formed using Ti/Al/Ti/Au with annealing temperature of 850 °C for 1 min in N2 ambient. Finally, Ni/Au was deposited as the gate electrode.

**3 Device evaluation** Measurements showed that the sheet resistance and the contact resistance had no obvious degradation after process for the devices only treated in Ohmic annealing process (marked as N<sub>2</sub>/850/1), at 1000 °C for 10 min in N<sub>2</sub> ambient (marked as N<sub>2</sub>/1000/10), and 850 °C for 10 min in O<sub>2</sub> ambient (marked as O<sub>2</sub>/850/10), respectively. Degradation in both sheet resistance and contact resistance was found for the device treated at 1000 °C for 10 min in O<sub>2</sub> ambient (marked as O<sub>2</sub>/1000/10). Capacitance-voltage measurement and step profile measurement by AFM showed that the thickness and permittivity of the oxide were 112.3 nm and 4.44, respectively. Figure 2 shows the gate leakage current with gate bias from -30 V to 15 V for the N<sub>2</sub>/1000/10 device. The gate leakage current is suppressed below 10<sup>-10</sup> A.



**Figure 2** Gate leakage currents of the devices with gate biases from -30 to 15 V.



**Figure 3** Current-voltage characteristics of the device at drain voltages from 0 to 20 V and gate voltages from 0 to 15 V.

Figure 3 shows the current-voltage (I-V) characteristics of a device which was treated in N2 at 1000 °C for 10 minutes. The gate length and the gate width of the device are 3  $\mu m$  and 50  $\mu m$ , respectively, with the drain-source distance of 21 µm. It should be mentioned that the gate length is defined as the edge-to-edge distance in the recess region. The overlap lengths of SiO<sub>2</sub> and gate metal AlGaN are 6 µm and 3 µm, respectively. Operation of drain current enhancement was confirmed up to a gate voltage of 15 V. Maximum drain current density of about 240 mA/mm and transconductance of about 15 mS/mm were obtained at drain voltage of 20 V and gate voltage of 15 V from the transfer characteristics, as shown in Fig. 4. The threshold voltage is about -3.5 V.



**Figure 4** Drain current and transconductance of the device at drain voltage of 20 V.

Figure 5 shows the subthreshold characteristics of four kinds of ring-type transistors with inner electrode radius of 56  $\mu m$  and the gate length of 100  $\mu m$ . For all the devices, operation of drain current enhancement was confirmed up to a gate voltage of 15 V. The threshold voltages of the samples which were treated in  $O_2$  ambient were found to have positive shift. Especially, the threshold voltage of the sample treated in  $O_2$  at 1000 °C is about 1.0 V. The negative threshold voltage is considered to be mainly due to the existing interface state considering that a semi-insulating GaN layer is used as the surface channel. To move the threshold to the positive side, an improved interface with low interface state density is desired. Furthermore, a P-type GaN substrate is necessary to get a positive threshold voltage.

To investigate the interface characteristics of the SiO<sub>2</sub>-GaN MOS structure, subthreshold swing and interface state were estimated. The subthreshold swing, which is the gate voltage ( $V_{\rm G}$ ) needed to reduce the drain current ( $I_{\rm DS}$ ) by one decade, is defined as:

$$S = \frac{dV_G}{d\log I_{DS}}. (1)$$

The measured subthreshold swings were 0.249 V/dec ( $N_2/850/1$ ), 0.212 V/dec ( $N_2/1000/10$ ), 0.189 V/dec ( $O_2/850/10$ ), 0.209 V/dec ( $O_2/1000/10$ ), respectively. The equivalent circuit of a MOS structure can be expressed as the oxide capacitance  $C_{OX}$  connected in series with a parallel connection of the depletion capacitance  $C_D$  and the interface-related capacitance  $C_{it}$ . In this case, the subthreshold swing can be expressed as

$$S = (\ln 10) \left(\frac{kT}{q}\right) \left(1 + \frac{C_D}{C_{OX}} + \frac{C_{ii}}{C_{OX}}\right),\tag{2}$$

where k is the Boltzmann constant, T is the absolute temperature, and q is the electron charge.



**Figure 5** Subthreshold characteristics of the devices with different thermal treatment conditions.

Using Eq. (2) and assuming that the depletion capacitance is zero, we estimated that the densities of the interface state between SiO<sub>2</sub> and GaN were 3.32×10<sup>11</sup>  $(N_2/850/1)$ ,  $2.21\times10^{11}$   $(N_2/1000/10)$ ,  $1.57\times10^{11}$   $(O_2/850/10)$ , and 2.16×10<sup>11</sup> (O<sub>2</sub>/1000/10) cm<sup>-2</sup> eV<sup>-1</sup>, respectively. Theoretically, for a Si MOSFET with a SiO2 thickness of 50 nm and a carrier concentration of 1×10<sup>16</sup> cm<sup>-3</sup> on a p-type substrate, the calculated subthreshold swing is 0.189 V/dec without any interface state. The minimum subthreshold swing will reach 59.6 mV/dec at room temperature assuming that the oxide thickness is zero and carrier concentration is also zero. As shown in Eq. (2), the subthreshold swing will increase by the existence of the interface-related capacitance  $C_{it}$ . If the interface state is below  $10^{10}$  cm<sup>-2</sup> eV<sup>-1</sup> the affect can be ignored in the above calculation case. In our GaN MOSFET case, the depletion capacitance is assumed as zero considering that the carrier concentration is extremely low in the semi-insulating substrate, so the affect on subthreshold swing comes mainly from the interface state. In this experiment, the subthreshold swing and interface state density were improved by thermal treatment. A low subthreshold swing of 0.189 V/dec and a low interface state density of  $1.57 \times 10^{11} \text{ cm}^{-2} \text{ eV}^{-1}$  were obtained even though the thickness of the oxide is 112.3 nm. A very good SiO<sub>2</sub>-GaN interface was achieved.

Capacitance and conductance measurement showed that the field-effect mobilities were 108 and 79 cm<sup>2</sup>/Vs, respectively, for the devices treated at 850 °C and 1000 °C in oxygen, as shown in Fig. 6. For the devices treated at Ohmic annealing condition and 1000 °C in nitrogen ambient, the measured mobilities were 110 and 137 cm<sup>2</sup>/Vs, respectively. Obviously, channel mobility and interface characteristics were improved through thermal treatment in N<sub>2</sub> ambient. The mobility was degraded by treating in O<sub>2</sub> ambient even though the interface was improved. This is considered to be due to the oxygen diffusion into the channel.





Figure 6 Measured field-effect mobilities of the devices.

**4 Conclusion** GaN MOSFETs with a silane-based  $SiO_2$  insulator were developed on an AlGaN/GaN HFET structure. Operation up to a gate voltage of 15 V was realized at a low gate leakage current. Device characteristics such as electron mobility and interface state were improved by thermal treatment at 1000 °C in nitrogen ambient. The maximum field-effect mobility is approximately 137 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at an interface state density of  $2.21 \times 10^{11}$  cm<sup>-2</sup> eV<sup>-1</sup>.

## References

[1] J.-P. Ao, D. Kikuta, N. Kubota, Y. Naoi, and Y. Ohno, IEEE Electron Device Lett. **24**, 500 (2003).

- [2] Y. Cai, Z. Cheng, W. Tang, K. Chen, and K. Lau, IEDM 771 (2005).
- [3] Y. Cai, Y. Zhou, K. M. Lau, and K. J. Chen. IEEE Trans. Electron Devices 53, 2207 (2006).
- [4] W. Saito, Y. Takada, M. Kuraguchi, K. Tsuda, and I. Omura, IEEE Trans. Electron Devices **53**, 356 (2006).
- [5] M. Shimizu, G. Piao, M. Inada, S. Yagi, Y. Yano, and N. Akutsu, Jpn. J. Appl. Phys. 47, 2817 (2008).
- [6] Y. Irokawa, Y. Nakano, M. Ishiko, T. Kachi, J. Kim, F. Ren, B. P. Gila, A. H. Onstine, C. R. Abernathy, S. J. Pearton, C. C. Pan, G. T. Chen, and J. I. Chyi, Appl. Phys. Lett. 84, 2919 (2004).
- [7] H. Kambayashi, Y. Niiyama, S. Ootomo, T. Nomura, M. Iwami, Y. Satoh, S. Kato, and S. Yoshida, IEEE Electron Device Lett. 28, 1077 (2007).
- [8] W. Huang, T. P. Chow, and T. Khan, Phys. Status Solidi A 204, 2064 (2007).
- [9] S. Sugiura, S. Kishimoto, T. Mizutani, M. Kuroda, T. Ueda, and T. Tanaka, IEICE Trans. Electron. E-91C, 1001 (2008).
- [10] T. Oka and T. Nozawa, IEEE Electron Device Lett. 29, 668 (2008).
- [11] B. Lu, E. L. Piner, and T. Palacios, in: Proceedings 37th International Symposium on Compound Semiconductor, Takamatsu, Japan, 2010, p. 279.
- [12] J.-P. Ao, K. Nakatani, K. Ohmuro, M. Sugimoto, C.-Y. Hu, Y. Sogawa, and Y. Ohno, Jpn. J. Appl. Phys. 49, 04DF09 (2010).